# DISPLAY Elektronik GmbH

# DATA SHEET

# LCD MODULE

# **DEM 08172 SBH-PW-N**

Product specification

# **GENERAL SPECIFICATION**

# MODULE NO.:

# **DEM 08172 SBH-PW-N**

## CUSTOMER P/N

| VERSION NO. | CHANGE DESCRIPTION                                                             | DATE       |
|-------------|--------------------------------------------------------------------------------|------------|
| 0           | ORIGINAL VERSION                                                               | 08/04/2004 |
| 1           | CHANGED PCB & BACKLIGHT<br>&MODULE DRAWING                                     | 16/06/2004 |
| 2           | CHANGED PCB DESCRIPTION AND<br>MODEL DRAWING AND STANDARD<br>CHARACTER PATTERN | 28/08/2004 |
| 3           | ADD VERSION                                                                    | 21/12/2004 |
| 4           | ADD VERSION                                                                    | 13/05/2005 |
| 5           | CHANGED PCB DRAWING<br>AND DESCRIPTION                                         | 25/05/2005 |
|             |                                                                                |            |
|             |                                                                                |            |
|             |                                                                                |            |
|             |                                                                                |            |
|             |                                                                                |            |
|             |                                                                                |            |
|             |                                                                                |            |
|             |                                                                                |            |
|             |                                                                                |            |

PREPARED BY: CHJ DATE: 25/05/2005

APPROVED BY: MH DATE: 07/07/2005

## **CONTENTS**

| 1. FUNCTIONS & FEATURES              | 2  |
|--------------------------------------|----|
| 2. MECHANICAL SPECIFICATIONS         | 2  |
| 3. BLOCK DIAGRAM                     | 2  |
| 4. EXTERNAL DIMENSIONS               | 3  |
| 5. PIN ASSIGNMENT                    | 3  |
| 6. PCB DRAWING AND DESCRIPTION       | 4  |
| 7. MAXIMUM ABSOLUTE LIMIT            | 6  |
| 8. INSTRUCTION DESCRIPTION           | 6  |
| 9. ELECTRICAL CHARACTERISTICS        | 10 |
| 9-1-1 DC CHARACTERISTICS             | 10 |
| 9-1-2 BACKLIGHT & SWITCH             | 11 |
| 9-2 AC CHARACTERISTICS               | 12 |
| 10. CONTROL AND DISPLAY COMMAND      | 14 |
| 11. STANDARD CHARACTER PATTERN       | 15 |
| 12. LCM INITIALIZING BY INSTRUCTION  | 16 |
| 13. LCD MODULES HANDLING PRECAUTIONS | 18 |
| 14 OTHERS                            | 18 |

## 1.FUNCTIONS & FEATURES

• LCD Type :

| MODULE             | LCD TYPE                            | BACKLIGHT LED |
|--------------------|-------------------------------------|---------------|
| DEM 08172 SBH-PW-N | STN Blue Transmissive Negative Mode | WHITE         |

• Viewing Direction : 6 O'clock

• Driving Scheme : 1/8 Duty Cycle, 1/4 Bias

• Power Supply Voltage : 5.0V (typ.)

Backlight Color : White, Lightguide

• VLCD Adjustable For Best Contrast : 4.5V (typ.)

• Display contents : 8 x 1Characters (5 x 8 dots, Format: 208 Kinds)

• Internal Memory : CGROM (10,080 bits )

: CGRAM (64 x 8 bits ) : DDRAM (80 x 8 bits for Digits)

CGROM : CGROM of the S6A0069

• INTERFACE : Easy Interface with a 4-bit or 8-bit MPU

## 2. MECHANICAL SPECIFICATIONS

• Module Size : 84 x 44 x 10.5 mm (max.)

Character Pitch : 7.15 x 10.75 mm
 Character Size : 6.45 x 10.75 mm

• Character Font : 5 x 8 dots

Dot Size : 1.25 x 1.30 mm
 Dot Pitch : 1.30 x 1.35 mm

## 3. BLOCK DIAGRAM



## 4. EXTERNAL DIMENSIONS



## 5. PIN ASSIGNMENT

| Pin No. | Symbol  | Function                                            |  |  |  |  |  |  |
|---------|---------|-----------------------------------------------------|--|--|--|--|--|--|
| 1       | Vss     | Ground                                              |  |  |  |  |  |  |
| 2       | VDD     | Power supply                                        |  |  |  |  |  |  |
| 3       | VLCD    | Power Supply for LCD                                |  |  |  |  |  |  |
| 4       | RS      | Select Display Data ("H") or Instructions ("L")     |  |  |  |  |  |  |
| 5       | R/W     | ead or Write Select Signal                          |  |  |  |  |  |  |
| 6       | Е       | Read/Write Enable Signal                            |  |  |  |  |  |  |
| 7       | DB0     |                                                     |  |  |  |  |  |  |
| 8       | DB1     |                                                     |  |  |  |  |  |  |
| 9       | DB2     |                                                     |  |  |  |  |  |  |
| 10      | DB3     | Dianlay Data Signal                                 |  |  |  |  |  |  |
| 11      | DB4     | -Display Data Signal                                |  |  |  |  |  |  |
| 12      | DB5     |                                                     |  |  |  |  |  |  |
| 13      | DB6     |                                                     |  |  |  |  |  |  |
| 14      | DB7     |                                                     |  |  |  |  |  |  |
| 15      | LED-(K) | Place also refer to 6.1 PCR Drawing and description |  |  |  |  |  |  |
| 16      | LED-(A) | Place also refer to 6.1 PCB Drawing and description |  |  |  |  |  |  |

## 6. PCB DRAWING AND DESCRIPTION

## **6.1 PCB Resistor Position Drawing**



Note: In application module, R1~R4=4.7 k $\Omega$  , R5=75k $\Omega$ 

## **DESCRIPTION:**

6-1-1. The polarity of the pin 15 and the pin 16:

|        | symbol             | J3,J5       | J2, J4      | LED P   | olarity |
|--------|--------------------|-------------|-------------|---------|---------|
| symbol | state              | 13,13       | JZ, J4      | 15 Pin  | 16 Pin  |
| J2,J4  | Each solder-bridge | Each open   | Each closed | Anode   | Cathode |
| J3,J5  | Each solder-bridge | Each closed | Each open   | Cathode | Anode   |

Note: In application module, J3=J5=closed, J2=J4=open,

6-1-2. The metal-bezel is set on ground when the J1 is closed

Note: In application module, J1=closed

6-1-3. The LED resistor can be bridged when the J6 is closed

Note: In application module, J6=open

6-1-4. The R6 and R7 are the LED resistor.

Note: R6=open, R7=33 $\Omega$ 

## 6.2 Example application

6-2-1. The LED resistor should be bridged as following.



6-2-2. The 15 pin is the anode and the 16 pin is the cathode as following.



6-2-3. The 15 pin is the cathode and the 16 pin is the anode as following.



6-2-4. The metal-bezel is on ground as following.



6.3 The Module No. DEM08172 is printed on the PCB.



## 7. MAXIMUM ABSOLUTE LIMIT

| Item                     | Symbol           | Standard value                 | Unit |
|--------------------------|------------------|--------------------------------|------|
| Power supply voltage (1) | $V_{DD}$         | -0.3 ~ +7.0                    | V    |
| Power supply voltage (2) | $V_0$            | $V_{DD}$ -13.5 ~ $V_{DD}$ +0.3 | V    |
| Input voltage            | $V_{IN}$         | -0.3 ~ V <sub>DD</sub> +0.3    | V    |
| Operating temperature    | Topr             | -20 ~ +70                      | °C   |
| Storage temperature      | T <sub>stg</sub> | -25 ~ +75                      | °C   |

<sup>\*</sup>Voltage greater than above may damage to the Circuit.

VDD > V1 > V2 > V3 > V4 > V5

## 8. INSTRUCTION DESCRIPTION

## Outline

To overcome the speed difference between the internal clock of S6A0069 and the MPU clock, S6A0069 performs internal operations by storing control information to IR or DR. The internal operation is determined according to the signal from MPU, composed of read/write and data bus (refer to table 5.)

Instruction can be divided largely into four kinds:

- (1) S6A0069 function set instructions (set display methods, set data length, etc.)
- (2) Address set instructions to internal RAM.
- (3) Data transfer instructions with internal RAM.
- (4) Others.

The address of the internal RAM is automatically increased or decreased by 1.

\*NOTE: During internal operation, busy flag (DB7) is read "1". Busy flag check must be preceded by the next instruction. When you make an MPU program with checking the busy flag (DB7), it must be necessary 1/2 fosc for executing the next instruction by falling edge of the "E" signal after the busy flag (DB7) goes to "0".

#### **Contents**

## 1) Clear display

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   |

Clear all the display data by writing "20H" (space code) to all DRAM address, and set the DRAM addresses to "00H" in the AC (address counter). Return cursor to original status, namely, bring the cursor to the left edge on first line of the display. Make entry mode increment (I/D="1").

#### 2) Return home

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | X   |

Return home is the cursor return home instruction. Set DRAM address to "00H" in the address counter. Return cursor to its original site and return display to its original status, if shifted. Contents of DDRAM does not change.

### 3) Entry mode set

| 1 | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|---|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
|   | 0  | 0   | 0   | 0   | 0   | 0   | 0   | 1   | I/D | SH  |

Set the moving direction of cursor and display.

I/D: increment/decrement of DDRAM address (cursor or blink).

When I/D="1", cursor/blink moves to right and DDRAM address is increased by 1.

When I/D="0", cursor/blink moves to left and DDRAM address is increased by 1.

CGRAM operates the same as DDRAM, when reading from or writing to CGRAM.

## SH: shift of entire display

When DDRAM is in read (CGRAM read/write) operation or SH="0", shift of entire display is not performed.

If SH="1" and in DDRAM write operation, shift of entire display is performed according to I/D value (I/D="1": shift left, I/D="0": shift right).

#### 4) Display ON/OFF control

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 0   | 0   | 0   | 0   | 0   | 1   | D   | C   | В   |

Control display/cursor/blink ON/OFF 1-bit register.

## D: Display ON/OFF control bit

When D="1", entire display is turned on.

When D="0", display is turned off, but display data remains in DDRAM.

#### C: cursor or ON/OFF control bit

When C="1", cursor is turned on.

When C="0", cursor disappears in current display, but I/D register retains its data.

#### B: cursor blink ON/OFF control bit

When B="1", cursor blink is on, which performs alternately between all the "1" data and display characters at the cursor position. When B="0", blink is off

## 5) Cursor or display shift

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 0   | 0   | 0   | 0   | 1   | S/C | R/L | X   | X   |

without writing or reading the display data, Shifting right/left cursor position or display

This instruction is used to correct or search display data. (Refer to Table 4)

During 2-line mode display, cursor moves to the 2nd line after the 40th digit of the 1st line.

Note tat display shift is performed simultaneously in all the lines.

When displayed data is shifted repeatedly, each line shifts individually.

When display shift is performed, the contents of the address counter are not changed.

Table 4. shift patterns according to S/C and R/L bits

| S/C | R/L | operation                                                                 |
|-----|-----|---------------------------------------------------------------------------|
| 0   | 0   | Shift cursor to the left, AC is decreased by 1                            |
| 0   | 1   | Shift cursor to the right, AC is decreased by 2                           |
| 1   | 0   | Shift all the display to the left, cursor moves according to the display  |
| 1   | 1   | Shift all the display to the right, cursor moves according to the display |

## **DEM 08172 SBH-PW-N**

## **Product Specification**

#### 6) Function set

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 0   | 0   | 0   | 1   | DL  | N   | F   | X   | X   |

#### DL: Interface data length control bit

When DL="1", it means 8-bit bus mode with MPU.

When DL="0", it means 4-bit bus mode with MPU. So to speak, DL is a signal to select 8-bit or 4-bit bus mode.

When 4- bit bus mode, it needs to transfer 4-bit data in two parts.

#### N: display line number control bit

When N="1", 2-line display mode is set.

When N="0", 1-line display mode is set.

## F: display font type control bit

When F="0", 5 x 7 dots format display mode.

When F="1", 5 x 10 dots format display mode.

#### 7) Set CGRAM address

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 0   | 0   | 1   | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 |

Set CGRAM address to AC. This instruction makes CGRAM data available from MPU.

#### 8) Set DDRAM address

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 0   | 1   | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 |

Set DDRAM address to AC. This instruction makes DDRAM data available from MPU. In 1-line display mode (N=0,NW=0), DDRAM address is from "00H" to "4FH". In 2-line display mode (N=1,NW=0), DDRAM address in the 1st line is from "00H" to "27H", and DDRAM address in the 2nd line is from "40H" to "67H".

#### 9) Read busy flag & address

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 0   | BF  | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 |

This instruction shows whether S6A0069 is in internal operation or not. If the resultant BF is "High", it means the internal operation is in progress and your have to wait until BF to "low". and then the next instruction can be performed. In this instruction your can also read the value of the address counter can also be read.

### 10) Write data to RAM

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 1  | 0   | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |

Write binary 8-bit data to DRAM /CRAM/SEAGRAM. The selection of RAM from DRAM, CRAM or SEAGRAM, is set by the previous address set instruction: DDRAM address set, CGRAM address set, SEAGRAM address set, RAM set instruction can also determine the AC direction to RAM.

After write operation, the address is automatically increased/decreased by 1, according to the entry mode.

#### 11) Read data from RAM

| ı | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|---|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Ī | 1  | 1   | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |

Read binary 8-bit data from DDRAM/CRAM.

The selection of RAM is set by the previous address set instruction. If the address set instruction of RAM is not performed before this instruction, the data that is read first is invalid, because the direction of AC is not determined. If the RAM data is read several times without RAM address set instruction before read operation, the correct RAM data from the second, but the first data would be incorrect, as there is not time to transfer RAM data. In case of DDRAM read operation, cursor shift instruction plays the same role as DDRAM address set instruction; it also transfers RAM data to the output data register.

After read operation the address counter is automatically increased/decreased by 1 according to the entry mode. After CGRAM read operation, display shift may not be executed correctly.

**Table 5.instruction table** 

|                                  |        |         |         |         | Inst    | ruction | Code    |         |         |         | Description                                                                                                            | Execution              |
|----------------------------------|--------|---------|---------|---------|---------|---------|---------|---------|---------|---------|------------------------------------------------------------------------------------------------------------------------|------------------------|
| Instruction                      | R<br>S | R/<br>W | DB<br>7 | DB<br>6 | DB<br>5 | DB<br>4 | DB<br>3 | DB<br>2 | DB<br>1 | DB<br>0 | Instruction Code                                                                                                       | time (fosc=<br>270kHz) |
| Clear<br>Display                 | 0      | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 1       | Write "20H" to DDRAM and set DDRAM address to "00H" from AC.                                                           | 1.53 ms                |
| Return<br>Home                   | 0      | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 1       | X       | Set DDRAM address to "00H"from AC and return cursor to its original position if shifted.                               | 1.53ms                 |
| Entry Mode set                   | 0      | 0       | 0       | 0       | 0       | 0       | 0       | 1       | I/D     | SH      | Assign cursor moving direction and enable the shift of entire display.                                                 | 39us                   |
| Display<br>ON/OFF<br>Control     | 0      | 0       | 0       | 0       | 0       | 0       | 1       | D       | С       | В       | Set display (D), cursor(C), and blinking of cursor (B) on/off control bit.                                             | 39us                   |
| Cursor or<br>Display shift       | 0      | 0       | 0       | 0       | 0       | 1       | S/C     | R/L     | X       | X       | Set cursor moving and display shift control bit, and the direction without changing of DRAM data.                      | 39us                   |
| Function set                     | 0      | 0       | 0       | 0       | 1       | DL      | N       | F       | X       | X       | Set interface data length (DL:4-bit/8-bit), numbers of display line (N:1-line/2-line, display font type (F:0)          | 39us                   |
| Set<br>CGRAM<br>address          | 0      | 0       | 0       | 1       | AC<br>5 | AC<br>4 | AC<br>3 | AC<br>2 | AC<br>1 | AC<br>0 | Set CGRAM address in address counter.                                                                                  | 39us                   |
| Set<br>CGRAM<br>address          | 0      | 0       | 1       | AC<br>6 | AC<br>5 | AC<br>4 | AC<br>3 | AC<br>2 | AC<br>1 | AC<br>0 | Set DDRAM address in address counter.                                                                                  | 39us                   |
| Read busy<br>flag and<br>address | 0      | 1       | BF      | AC<br>6 | AC<br>5 | AC<br>4 | AC 3    | AC 2    | AC<br>1 | AC<br>0 | Whether during internal operation or not can be known by reading BF. The contents of address counter can also be read. | Ous                    |
| Write data<br>to RAM             | 1      | 0       | D7      | D6      | D5      | D4      | D3      | D2      | D1      | D0      | Write data into internal RAM (DDRAM/CGRAM).                                                                            | 43us                   |
| Read data to<br>RAM              | 1      | 1       | D7      | D6      | D5      | D4      | D3      | D2      | D1      | D0      | Read data into internal RAM (DDRAM/CGRAM).                                                                             | 43us                   |

NOTE: when you make an MPU program with checking the busy flag (DB7), it must be necessary 1/2F osc for executing the next instruction by the falling edge of the 'E' signal after the Busy Flay (DB7) goes to "0"

<sup>\*</sup> In case of RAM write operation, AC is increased/decreased by 1 like read operation. In this time, AC indicates the next address position, but the previous data can only by the read instruction.

## 9. ELECTRICAL CHARACTERISTICS

## 9-1-1 DC Characteristics (Vdd = $4.5V \sim 5.5V$ , Ta = $-20 \sim +70$ °C)

| Ttom                            | Cryssla ol         | Star                 | ndard Va | lue               | Test                                           | I I.a.i. |  |
|---------------------------------|--------------------|----------------------|----------|-------------------|------------------------------------------------|----------|--|
| Item                            | Symbol             | MIN                  | TYP      | MAX               | Condition                                      | Unit     |  |
| Operating Voltage               | $V_{DD}$           | 4.5                  | 5        | 5.5               |                                                | V        |  |
| Supply Current                  | $I_{DD}$           |                      | 0.35     | 0.6               | VDD=5V,fosc=270kHz                             | mA       |  |
| Input Voltage (1)               | $V_{\rm IL1}$      | -0.3                 |          | 0.6               |                                                | ***      |  |
| (except OSC1)                   | $V_{\rm IH1}$      | 2.2                  |          | $V_{\mathrm{DD}}$ |                                                | V        |  |
| Input Voltage (2)               | $V_{\rm IL2}$      | -0.2                 |          | 1.0               |                                                | V        |  |
| (OSC1)                          | $V_{IH2}$          | V <sub>DD</sub> -1.0 |          | $V_{\mathrm{DD}}$ |                                                | V        |  |
| Output Voltage (1)              | $V_{OL1}$          |                      |          | 0.4               | I <sub>OL</sub> =1.2mA                         | ***      |  |
| (DB0 to DB7)                    | $V_{\mathrm{OH1}}$ | 2.4                  |          |                   | I <sub>OH</sub> =-0.205mA                      | V        |  |
| Output Voltage (2)              | $V_{OL2}$          |                      |          | 0.1Vdd            | I <sub>OL</sub> =40uA                          | ***      |  |
| (except DB0 to DB7)             | $V_{\mathrm{OH2}}$ | 0.9V <sub>DD</sub>   |          |                   | I <sub>OH</sub> =-40uA                         | V        |  |
| W.L. D                          | $Vd_{COM}$         |                      |          | 1                 |                                                | 3.7      |  |
| Voltage Drop                    | Vd <sub>SEG</sub>  |                      |          | 1                 | Io=±0.1 mA                                     | V        |  |
| Input Leakage Current           | $I_{IKG}$          | -1                   |          | 1                 | VIN=0 V to VDD                                 | uA       |  |
| Input Low Current               | $I_{\mathrm{IL}}$  | -50                  | -125     | -250              | VIN=0V,VDD=5V(pull up)                         | uA       |  |
| Internal Clock<br>(external Rf) | $ m f_{OSC1}$      | 190                  | 270      | 350               | $Rf = 91k\pm2\%$ $(V_{DD}=5V)$                 | kHz      |  |
|                                 | $f_{OSC}$          | 125                  | 270      | 410               |                                                | kHz      |  |
| External Clock                  | Duty               | 45                   | 50       | 55                |                                                | %        |  |
|                                 | $t_R, t_F$         |                      |          | 0.2               |                                                | us       |  |
| LCD Driving Voltage             | VLCD               | 3.0                  | 4.5      | 13.0              | V <sub>DD</sub> -V <sub>5</sub> (1/5,1/4 Bias) | V        |  |

## 9-1-2 BACKLIGHT DRAWING

| Emitter | Electro-O <sub>1</sub> | ristics (LED) | I (5V)       |          |  |  |
|---------|------------------------|---------------|--------------|----------|--|--|
| color   | Vf(V)                  |               | Ref          | PIN15/16 |  |  |
|         | Min.                   | Max.          | I(mA)        | typ.     |  |  |
| White   | 3.2                    | 3.4           | 18 ~ 25 (x2) | 56mA     |  |  |



UNTOLERANCE IS ±0.3 THE COLOR IS WHITE

## 9-2 AC Characteristics (VDD = $4.5V \sim 5.5V$ , Ta = $-20 \sim +70$ °C)

## 9-2-1 Write mode (writing data from MPU to module)

| Characteristic           | Symbol           | Min | Туре | Max | Unit | Test PIN |
|--------------------------|------------------|-----|------|-----|------|----------|
| E Cycle Time             | t <sub>C</sub>   | 500 |      |     | ns   | Е        |
| E Rise Time              | t <sub>R</sub>   |     |      | 20  | ns   | E        |
| E Fall Time              | t <sub>F</sub>   |     |      | 20  | ns   | E        |
| E Pulse width (High/Low) | t <sub>W</sub>   | 230 |      |     | ns   | E        |
| R/W and RS Set-up Time   | t <sub>SU1</sub> | 40  |      |     | ns   | R/W,RS   |
| R/W and RS Hold Time     | t <sub>H1</sub>  | 10  |      |     | ns   | R/W,RS   |
| Data Set-up Time         | t <sub>SU2</sub> | 80  |      |     | ns   | DB0~DB7  |
| Data Hold Time           | t <sub>H2</sub>  | 10  |      |     | ns   | DB0~DB7  |



## 9-2-2 Read mode (reading data from module to MPU)

| Characteristic            | Symbol           | Min | Туре | Max | Unit | Test PIN |
|---------------------------|------------------|-----|------|-----|------|----------|
| E Cycle Time              | t <sub>C</sub>   | 500 |      |     | ns   | E        |
| E Rise Time               | t <sub>R</sub>   |     |      | 20  | ns   | E        |
| E Fall Time               | t <sub>F</sub>   |     |      | 20  | ns   | E        |
| E Pulse width (High, Low) | t <sub>W</sub>   | 230 |      |     | ns   | E        |
| R/W and RS Set-up Time    | t <sub>SU</sub>  | 40  |      |     | ns   | R/W,RS   |
| R/W and RS Hold Time      | t <sub>H</sub>   | 10  |      |     | ns   | R/W,RS   |
| Data Output Delay Time    | t <sub>D</sub>   |     |      | 120 | ns   | DB0~DB7  |
| Data Hold Time            | t <sub>DH2</sub> | 5   |      |     | ns   | DB0~DB7  |



# **Product Specification**

## 10. CONTROL AND DISPLAY COMMAND

| Command                       | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Execution time (fosc=270KHz) | Remark                                                                                                                                                                                          |
|-------------------------------|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| clear<br>Display              | L  | L   | L   | L   | L   | L   | L   | L   | L   | Н   | 1.53ms                       | Write "20H" to DDRAM and set DDRAM address to "00H" from AC                                                                                                                                     |
| Return home                   | L  | L   | L   | L   | L   | L   | L   | L   | Н   |     | 1.53ms                       | Cursor move to first digit                                                                                                                                                                      |
| Entry mode<br>set             | L  | L   | L   | L   | L   | L   | L   | Н   | I/D | SH  | 39us                         | I/D:set cursor move direction  I/D H Increase  I Decrease  SH:Specifies shift of display  SH H Display is shifted  L Display is not shifted                                                     |
| Display<br>on/off<br>control  | L  | L   | L   | L   | L   | L   | Н   | D   | С   | В   | 39us                         | Display           D         H         Display on L           L         Display off           Cursor         L         Cursor on L           Blinking         Blinking on L         Blinking off |
| Cursor<br>or<br>Display Shift | L  | L   | L   | L   | L   | Н   | S/C | R/L |     |     | 39us                         | SC H Display shift L Cursor move R/L H Right shift L Left shift                                                                                                                                 |
| function<br>Set               | L  | L   | L   | L   | Н   | DL  | N   | F   |     |     | 39us                         | DL H 8bits interface L 4bits interface N H 2 line display L 1 line display F H 5 x 11 dots L 5 x 8 dots                                                                                         |
| Set CGRAM address             | L  | L   | L   | Н   | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 | 39us                         | CGRAM data is sent and received after this setting                                                                                                                                              |
| Set DDRAM address             | L  | L   | Н   | AC6 | AC5 | AC4 | АС3 | AC2 | AC1 | AC0 | 39us                         | DDRAM data is sent and received after this setting                                                                                                                                              |
| Read busy<br>flag&<br>address | L  | н   | BF  | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 | 0us                          | BF H Busy L Ready -Reads BF indication internal operating is being performed -Reads address counter contents                                                                                    |
| Write data to RAM             | Н  | L   | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  | 43us                         | Write data into DDRAM or<br>CGRAM                                                                                                                                                               |
| Read data<br>from RAM         | Н  | Н   | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  | 43us                         | Read data from DDRAM or<br>CGRAM                                                                                                                                                                |

## 11. STANDARD CHARACTER PATTERN S6A0069

| Upper(4bit)        | LLLL       | LLLH | LLHL | LLHH | LHLL | LHLH | LHHL | LHHH | HLLL | HLLH | HLHL | нгнн | HHLL | HHLH | HHHL | нннн |
|--------------------|------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
| Lowert(4bit)  LLLL | CG RAM (1) |      |      |      |      |      |      |      |      |      |      |      |      | •••  |      |      |
| LLLH               | (2)        |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| LLHL               | (3)        |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| LLHH               | (4)        |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| LHLL               | (5)        |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| LHLH               | (6)        |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| LHHL               | (7)        |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| ІННН               | (8)        |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| HLLL               | (1)        |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| HLLH               | (2)        |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| HLHL               | (3)        |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| НГНН               | (4)        |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| HHLL               | (5)        |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| HHLH               | (6)        |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| НННС               | (7)        |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| нннн               | (8)        |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |

Sersion:5

## 12. LCM INITIALIZING BY INSTRUCTION

## 12-1 8-bit interface mode



## 12-2 4-bit interface mode



|    | Function set |     |     |     |     |     |     |     |     |  |
|----|--------------|-----|-----|-----|-----|-----|-----|-----|-----|--|
| RS | RW           | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |  |
| 0  | 0            | 0   | 0   | 1   | 0   | Χ   | Χ   | Х   | Х   |  |
| 0  | 0            | 0   | 0   | 1   | 0   | Χ   | Χ   | Х   | Х   |  |
| 0  | 0            | N   | F   | Х   | Х   | Χ   | Х   | Х   | Х   |  |

| N  | 0 | 1-line mode |  |  |  |  |
|----|---|-------------|--|--|--|--|
| IN | 1 | 2-line mode |  |  |  |  |
| _  | 0 | 5 x 8 font  |  |  |  |  |
| Г  | 1 | 5 x 11 font |  |  |  |  |



|    | Display on/off control |     |     |     |     |     |     |     |     |  |
|----|------------------------|-----|-----|-----|-----|-----|-----|-----|-----|--|
| RS | RW                     | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |  |
| 0  | 0                      | 0   | 0   | 0   | 0   | Х   | Х   | Х   | Х   |  |
| 0  | 0                      | 1   | D   | С   | В   | Χ   | Х   | Х   | Х   |  |
|    |                        |     |     |     |     |     |     |     |     |  |

| D | 0 | display off |  |  |  |
|---|---|-------------|--|--|--|
| D | 1 | display on  |  |  |  |
| С | 0 | cursor off  |  |  |  |
|   | 1 | cursor on   |  |  |  |
| В | 0 | blink off   |  |  |  |
| В | 1 | blink on    |  |  |  |

Wait for more than 39us

|    | Display clear |     |     |     |     |     |     |     |     |  |
|----|---------------|-----|-----|-----|-----|-----|-----|-----|-----|--|
| RS | RW            | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |  |
| 0  | 0             | 0   | 0   | 0   | 0   | Χ   | Χ   | Х   | Х   |  |
| 0  | 0             | 0   | 0   | 0   | 1   | Х   | Х   | Х   | Х   |  |
| 0  | U             | U   | U   | U   |     | ^   |     | ^   | ^   |  |

Wait for more than 1.53ms

| Entry mode set |    |     |     |     |     |     |     |     |     |
|----------------|----|-----|-----|-----|-----|-----|-----|-----|-----|
| RS             | RW | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| 0              | 0  | 0   | 0   | 0   | 0   | Χ   | Χ   | Χ   | Х   |
| 0              | 0  | 0   | 1   | I/D | SH  | Χ   | Χ   | Χ   | Х   |
|                |    |     |     |     |     |     |     |     |     |

|  | I/D | 0 | decrement mode   |
|--|-----|---|------------------|
|  |     | 1 | increment mode   |
|  | SH  | 0 | entire shift off |
|  | 311 | 1 | entire shift on  |

*17* 

Initialization end

Version:5

## 13. LCD MODULES HANDLING PRECAUTIONS

- Please remove the protection foil of polarizer before using.
- The display panel is made of glass. Do not subject it to a mechanical shock by dropping it from a high place, etc.
- If the display panel is damaged and the liquid crystal substance inside it leaks out, do not get any in your mouth. If the substance come into contact with your skin or clothes promptly wash it off using soap and water.
- Do not apply excessive force to the display surface or the adjoining areas since this may cause the color tone to vary.
- The polarizer covering the display surface of the LCD module is soft and easily scratched. Handle this polarize carefully.
- To prevent destruction of the elements by static electricity, be careful to maintain an optimum work environment.
  - -Be sure to ground the body when handling the LCD module.
  - -Tools required for assembly, such as soldering irons, must be properly grounded.
  - -To reduce the amount of static electricity generated, do not conduct assembly and other work under dry conditions.
  - -The LCD module is coated with a film to protect the display surface. Exercise care when peeling off this protective film since static electricity may be generated.

## Storage precautions

When storing the LCD modules, avoid exposure to direct sunlight or to the light of fluorescent lamps. Keep the modules in bags designed to prevent static electricity charging under low temperature / normal humidity conditions (avoid high temperature / high humidity and low temperatures below  $0^{\circ}$ C). Whenever possible, the LCD modules should be stored in the same conditions in which they were shipped from our company.

## 14. OTHERS

- Liquid crystals solidify at low temperature (below the storage temperature range) leading to defective orientation of liquid crystal or the generation of air bubbles (black or white). Air bubbles may also be generated if the module is subjected to a strong shock at a low temperature.
- If the LCD modules have been operating for a long time showing the same display patterns may remain on the screen as ghost images and a slight contrast irregularity may also appear. Abnormal operating status can be resumed to be normal condition by suspending use for some time. It should be noted that this phenomena does not adversely affect performance reliability.
- To minimize the performance degradation of the LCD modules resulting from caused by static electricity, etc. exercise care to avoid holding the following sections when handling the modules:
  - Exposed area of the printed circuit board.
  - Terminal electrode selection.